Title: Data: Lateral tunnel epitaxy of GaAs in lithographically defined cavities on 220 nm silicon-on-insulator
Citation
Yan Zhao, Ratiu Bogdan-Petrin, Zhang Weiwei, et al. (2023). Data: Lateral tunnel epitaxy of GaAs in lithographically defined cavities on 220 nm silicon-on-insulator . Cardiff University. https://doi.org/10.17035/d.2023.0287470374
Access Rights: Creative Commons Attribution 4.0 International
Access Method: https://doi.org/10.17035/d.2023.0287470374 will take you to the repository page for this dataset, where you will be able to download the data or find further access information, as appropriate.
Dataset Details
Publisher: Cardiff University
Date (year) of data becoming publicly available: 2023
Data format: .txt, .tiff, .png
Estimated total storage size of dataset: Less than 1 gigabyte
DOI : 10.17035/d.2023.0287470374
DOI URL: http://doi.org/10.17035/d.2023.0287470374
Research results based upon these data are published at https://doi.org/10.1021/acs.cgd.3c00633
Description
Current heterogeneous Si photonics usually bond III-V wafers/dies on silicon-on-insulator (SOI) substrate in a back-end process, whereas monolithic integration by direct epitaxy could benefit from a front-end process where III-V materials are grown prior to the fabrication of passive optical circuits. Here we demonstrate a front-end-of-line (FEOL) processing and epitaxy approach on Si photonics 220 nm (001) SOI wafers, to enable positioning dislocation-free GaAs layers in lithographically defined cavities right on top of the buried oxide layer. Thanks to the defect confinement in lateral growth, threading dislocations generated from the III-V/Si interface are effectively trapped within ~250 nm from the Si surface. This demonstrates the potential of in-plane co-integration of III-Vs with Si on mainstream 220 nm SOI platform without relying on thick, defective buffer layers.
Related Projects
- EPSRC Centre for Doctoral Training in Compound Semiconductor Manufacturing (01/07/2019 - 31/12/2027)
- Future Compound Semiconductor Manufacturing Hub (01/10/2016 - 30/09/2024)
- Tunnel epitaxy, building a buffer-less III-V-on-insulator (XOI) platform for on-chip light sources (03/02/2020 - 30/04/2023)